| VLSI Design (April/May-2013, Set-1) JNTU-Anantapur 🗕 |  |
|------------------------------------------------------|--|
| Code No: 9A04605/R09                                 |  |

B.Tech. III Year II Semester Regular & Supplementary Examinations

April/May - 2013

## **VLSI DESIGN**

(Common to ECE, EIE and E.Con.E)

Time: 3 Hours

Max. Marks: 70

Set-1

## Answer any FIVE Questions

## All Questions carry equal marks

- 1. (a) What are the types of major processes used in IC fabrication?
  - (b) Mention any four advantages of VLSI.
  - (c) Mention the design flow in VLSI process.
- 2. (a) Explain clearly about the latch-up effects in p-well structure with the help of a neat circuit diagrams.

## (b) Mention remedies for this effect.

3. Explain lamda based design rules.

- 4. Derive an equation for the propagation delay from input to output of the pass transistor chain shown in figure.
- 5. (a) Design logic for an ALU that can perform both logical and arithmetic operations.
  - (b) Enumerate all the 16 possible functions of a two input ALU.
- 6. What are the various design options used to implement the CMOS system design explain each in detail?
- 7. Write a program in VHDL for an 8:1 multiplexer in behavioral and structural style and compare them.
- 8. (a) Through comparison explain the manufacturing tests and functionality tests.

(b) Mention how many test vectors are required to exhaustively test a combinational circuit with n-inputs and a sequential circuit with n-inputs and m-storage devices respectively.